Sign In | Join Free | My himfr.com |
|
Ask Lasest Price | |
Brand Name : | Original |
Model Number : | 5M570ZF256C5N |
Certification : | Original |
Price : | Negotiation |
Payment Terms : | TT |
Supply Ability : | 100 |
Delivery Time : | 3-4days |
TYPE | DESCRIPTION |
Category | Integrated Circuits (ICs) |
Embedded | |
CPLDs (Complex Programmable Logic Devices) | |
Manufacturer | Intel |
Series | MAX® V |
Packaging | Tray |
Programmable Type | In System Programmable |
Delay Time tpd(1) Max | 9 ns |
Voltage Supply - Internal | 1.71V ~ 1.89V |
Number of Logic Elements/Blocks | 570 |
Number of Macrocells | 440 |
Number of I/O | 159 |
Operating Temperature | 0°C ~ 85°C (TJ) |
Mounting Type | Surface Mount |
Package / Case | 256-LBGA |
Supplier Device Package | 256-FBGA (17x17) |
Base Product Number | 5M570Z |
Funcations of 5M570ZF256C5N
MAX V devices contain a two-dimensional row- and column-based
architecture to
implement custom logic. Row and column interconnects provide signal
interconnects
between the logic array blocks (LABs).
Each LAB in the logic array contains 10 logic elements (LEs). An LE
is a small unit of
logic that provides fcient implementation of user logic functions.
LABs are grouped
into rows and columns across the device. The MultiTrack
interconnect provides fast
granular timing delays between LABs. The fast routing between LEs
provides
minimum timing delay for added levels of logic versus globally
routed interconnect
structures.
The I/O elements (IOEs) located after the LAB rows and columns
around the
periphery of the MAX V device feeds the I/O pins. Each IOE contains
a bidirectional
I/O buffer with several advanced features. I/O pins support Schmitt
trigger inputs .
and various single-ended standards, such as 33-MHz, 32-bit PCITM,
and LVTTL.
Environmental & Export Classifications of 5M570ZF256C5N
ATTRIBUTE | DESCRIPTION |
RoHS Status | RoHS Compliant |
Moisture Sensitivity Level (MSL) | 3 (168 Hours) |
REACH Status | REACH Unaffected |
ECCN | 3A991D |
HTSUS | 8542.39.0001 |
![]() |